# Project 53: Substrate Based Multiplier

A Comprehensive Study of Advanced Digital Circuits

By: Abhishek Sharma, Gati Goyal, Nikunj Agrawal, Ayush Jain

Documentation Specialist: Dhruv Patel, Nandini Maheshwari

Created By team applied

# Contents

| 1 | Introduction                                                                                                                                                 | 3      |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 2 | Key Concepts of Substrate-Based Multiplier2.11. Substrate Biasing2.22. Circuit Configuration2.33. Power Efficiency2.44. Speed Optimization2.55. Applications | 3<br>3 |
| 3 | Steps in Substrate-Based Multiplier                                                                                                                          | 3      |
| 4 | Reasons to Choose Substrate-Based Multiplier                                                                                                                 | 4      |
| 5 | SystemVerilog Code                                                                                                                                           | 4      |
| 6 | Testbench                                                                                                                                                    | 6      |
| 7 | Conclusion                                                                                                                                                   | 7      |
| 8 | References                                                                                                                                                   | 7      |
| 9 | FAOs for Substrate-Based Multiplier                                                                                                                          | 7      |

Created By teath applie

### 1 Introduction

A substrate-based multiplier is a digital circuit that leverages substrate biasing techniques to enhance performance, reduce power consumption, and improve speed. By utilizing substrate biasing, this multiplier can optimize transistor operation, minimizing threshold voltage and reducing switching delays. Substrate-based multipliers are particularly advantageous in low-voltage and high-speed applications, making them ideal for modern integrated circuits in digital signal processing and communication systems.

# 2 Key Concepts of Substrate-Based Multiplier

### 2.1 1. Substrate Biasing

- Involves altering the substrate voltage of transistors to optimize their performance.
- Helps in lowering the threshold voltage, increasing drive current, and enhancing switching speed.

### 2.2 2. Circuit Configuration

- Typically designed using standard CMOS technology.
- Can incorporate both nMOS and pMOS transistors for efficient operation.

## 2.3 3. Power Efficiency

- Reduces static and dynamic power consumption by optimizing the operating voltage.
- Useful for battery-powered and low-power applications.

# 2.4 4. Speed Optimization

- Improves operational speed by minimizing parasitic capacitances and resistances.
- Achieves faster multiplication with reduced delay times.

# 2.5 5. Applications

- Commonly used in digital signal processing.
- Applicable in communication systems.
- Used in high-performance computing.

# 3 Steps in Substrate-Based Multiplier

#### 1. Design Setup:

• Select the substrate biasing voltage for the transistors to optimize their performance.

#### 2. Circuit Configuration:

• Design the multiplier using standard CMOS technology with both nMOS and pMOS transistors.

#### 3. Substrate Biasing:

Apply the appropriate substrate voltage to alter the threshold voltage and enhance performance characteristics.

#### 4. Input Signal Processing:

• Accept the two input operands to be multiplied.

#### 5. Multiplier Operation:

- Perform multiplication by using combinational logic to generate partial products.
- Utilize an array or tree structure to reduce propagation delays.

#### 6. Output Generation:

• Sum the partial products to get the final result.

#### 7. Performance Optimization:

 Analyze the output for power consumption, speed, and efficiency, adjusting substrate bias if necessary.

# 4 Reasons to Choose Substrate-Based Multiplier

- Enhanced Performance: Substrate biasing can lower the threshold voltage of transistors, increasing drive current and improving switching speed, which leads to enhanced operational performance in high-speed applications.
- Power Efficiency: Substrate-based multipliers optimize the operating voltage, thereby reducing static and dynamic power consumption. This makes them particularly useful for applications requiring energy efficiency, such as portable devices.
- Improved Speed: By minimizing parasitic capacitances and resistances through careful design and substrate biasing, these multipliers can achieve faster multiplication with reduced delay times.
- Effective in High-Performance Computing: Substrate-based multipliers are commonly used in digital signal processing and high-performance computing systems where speed and efficiency are critical.
- Adaptability: These multipliers can be designed using standard CMOS technology and can easily
  incorporate both nMOS and pMOS transistors, allowing for flexibility in design based on specific
  application needs.

# 5 SystemVerilog Code

Listing 1: Substrate Based Multiplier RTL Code

```
module substrate_based_multiplier (
input logic [3:0] a, // 4-bit input A
input logic [3:0] b, // 4-bit input B
output logic [7:0] product // 8-bit product
);

always_comb begin
product = a * b; // Simple multiplication operation
end
end
end
end
end
```



Figure 1: Schematic of Substrate Based Mutiplier



Figure 2: Synthesis of Substrate Based Multiplier

### 6 Testbench

Listing 2: Substrate Based Multiplier Testbench

```
nodule tb_substrate_based_multiplier;
      // Testbench signals
3
      logic [3:0] a; // Input A
                      // Input B
      logic [3:0] b;
      logic [7:0] product; // Output product
      // Instantiate the multiplier
      substrate_based_multiplier uut (
9
          .a(a),
          .b(b),
          .product(product)
      );
13
      initial begin
          // Test Case 1
          a = 4'b0011; // 3
          b = 4'b0010; // 2
18
          #10; // Wait for some time
19
          assert(product == 8'b0000_0110) else $fatal("Test Case 1
20
             Failed");
          // Test Case 2
22
          a = 4'b0101; // 5
          b = 4'b0011; // 3
          assert(product == 8'b0000_1111) else $fatal("Test Case 2
26
             Failed");
          // Test Case 3
          a = 4'b1111; // 15
          b = 4,00001; // 1
          #10;
          assert(product == 8'b0000_1111) else $fatal("Test Case 3
32
             Failed");
          // Test Case 4
          a = 4'b1001; // 9
35
          b = 4'b1001; // 9
          #10;
          assert(product == 8'b0100_0001) else $fatal("Test Case 4
             Failed");
39
          // Test Case 5
          a = 4'b0000; // 0
          b = 4'b1111; // 15
          #10;
          assert(product == 8'b0000_0000) else $fatal("Test Case 5
             Failed");
45
          // Finish simulation
46
          $display("All test cases passed!");
          $finish;
      end
49
```

### 7 Conclusion

The substrate-based multiplier leverages substrate biasing techniques to optimize the performance of CMOS technology, enhancing drive current and switching speeds. This approach effectively reduces both static and dynamic power consumption, making it an ideal choice for high-performance computing and digital signal processing applications. The ability to minimize delay times through careful circuit design allows these multipliers to meet the demands of modern, speed-critical applications. With its adaptability to incorporate both nMOS and pMOS transistors, the substrate-based multiplier represents a robust and efficient solution for today's diverse computing challenges.



Figure 3: Simulation of Substrate Based Multiplier

### 8 References

- 1. Kuo, C. T., & Shyu, Y. J. (2005). A substrate-biased CMOS multiplier design for low power applications. *Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology*, 41(3), 341-353. doi:10.1007/s11265-005-1858-2
- 2. Cheng, J. F., & Yu, H. (2009). A high-speed substrate biasing technique for CMOS circuits. *IEEE Transactions on Circuits and Systems II: Express Briefs*, 56(4), 256-260. doi:10.1109/TCSII.2009.2019084
- 3. Ishikawa, A., & Takeda, Y. (2012). Substrate bias effects on performance of CMOS multipliers. *Microelectronics Journal*, 43(12), 1093-1100. doi:10.1016/j.mejo.2012.06.002

# 9 FAQs for Substrate-Based Multiplier

#### 1. What is a substrate-based multiplier?

A substrate-based multiplier utilizes substrate biasing techniques to optimize transistor performance, enhancing operational speed and power efficiency during multiplication operations.

- 2. What are the key benefits of using substrate-based multipliers?
  - Benefits include enhanced performance through reduced threshold voltage, improved speed by minimizing parasitic capacitances, and reduced power consumption, particularly in low-power applications.
- 3. In what applications are substrate-based multipliers commonly used?

  Substrate-based multipliers are commonly used in high-performance computing, digital signal processing, and communication systems where speed and energy efficiency are critical.
- 4. How does substrate biasing improve the performance of multipliers?

  Substrate biasing lowers the threshold voltage of transistors, allowing for higher drive current and faster switching speeds, which leads to enhanced operational performance in various applications.
- 5. Are substrate-based multipliers more complex to design than traditional multipliers? While substrate-based multipliers may involve more intricate design considerations due to biasing techniques, they can be effectively implemented using standard CMOS technology, incorporating both nMOS and pMOS transistors.

Created By teath applica